# ECE 210 LAB-3 REPORT

Name: Misbah Ahmed Nauman

Student ID: 1830574 CCID: misbahah

Name: Muhammad Abdur Rab Siddiqui

**Student ID:** 1804733 **CCID:** msiddiq6

Section Number: D25 Lab Number: 3

**Lab Date:** 11.05.2024

# PRE-LAB ASSIGNMENT

|                         |                         |                                       |                           | Selected 7-Segment Binary Inputs |             |             |                                         |              |                                     |             |                                                  |                                   |  |
|-------------------------|-------------------------|---------------------------------------|---------------------------|----------------------------------|-------------|-------------|-----------------------------------------|--------------|-------------------------------------|-------------|--------------------------------------------------|-----------------------------------|--|
|                         | Switches Input          |                                       |                           |                                  | out_7seg(6) | out_7seg(5) | ut_7seg(5) out_7seg(4) out_7seg(3)      |              |                                     | out_7seg(1) | out_7seg(0)                                      | Displa                            |  |
| SW3                     | SW2                     | SW1                                   | SWØ                       | СС                               | A           | В           | С                                       | D            | Е                                   | F           | G                                                |                                   |  |
| 0                       | θ                       | 9                                     | θ                         | 0                                | 1           | 1           | 1                                       | 1            | 1                                   | 1           | θ                                                | θ                                 |  |
| 0                       | θ                       | 9                                     | 1                         | 9                                | θ           | 9           | 9                                       | 9            | 1                                   | 1           | θ                                                | 1                                 |  |
| θ                       | θ                       | 1                                     | θ                         | θ                                | 1           | 1           | θ                                       | 1            | 1                                   | θ           | 1                                                | 2                                 |  |
| θ                       | θ                       | 1                                     | 1                         | θ                                | 1           | θ           | θ                                       | 1            | 1                                   | 1           | 1                                                | 1                                 |  |
| θ                       | 1                       | θ                                     | θ                         | θ                                | θ           | θ           | 1                                       | θ            | 1                                   | 1           | 1                                                |                                   |  |
| 0                       | 1                       | 0                                     | 1                         | 0                                | 1           | 0           | 1                                       | 1            | 9                                   | 1           | 1                                                |                                   |  |
| 0                       | 1                       | 1                                     | θ                         | θ                                | 1           | 1           | 1                                       | 1            | θ                                   | 1           | 1                                                |                                   |  |
| θ                       | 1                       | 1                                     | 1                         | θ                                | θ           | θ           | θ                                       | 1            | 1                                   | 1           | θ                                                | ;                                 |  |
| 1                       | θ                       | θ                                     | θ                         | θ                                | 1           | 1           | 1                                       | 1            | 1                                   | 1           | 1                                                | 1                                 |  |
| 1                       | θ                       | θ                                     | 1                         | θ                                | 1           | θ           | 1                                       | 1            | 1                                   | 1           | 1                                                |                                   |  |
| 1                       | θ                       | 1                                     | θ                         | 0                                | 9           | 1           | 1                                       | 1            | 1                                   | 1           | 1                                                |                                   |  |
| 1                       | θ                       | 1                                     | 1                         | θ                                | 1           | 1           | 1                                       | θ            | 9                                   | 1           | 1                                                |                                   |  |
| 1                       | 1                       | θ                                     | θ                         | θ                                | 1           | 1           | 1                                       | 1            | θ                                   | θ           | θ                                                |                                   |  |
| 1                       | 1                       | θ                                     | 1                         | θ                                | 1           | 1           | θ                                       | θ            | 1                                   | 1           | 1                                                |                                   |  |
| 1                       | 1                       | 1                                     | θ                         | 0                                | 1           | 1           | 1                                       | 1            | θ                                   | θ           | 1                                                |                                   |  |
| 1                       | 1                       | 1                                     | 1                         | 9                                | 9           | 1           | 1                                       | 1            | 9                                   | θ           | 1                                                |                                   |  |
|                         | For A                   | <u>:</u>                              |                           |                                  | for B:      |             |                                         |              |                                     | For C:      |                                                  |                                   |  |
| 5,5,5                   | 00                      | οι II                                 | 10                        |                                  | 5,5,5       | 00          | 01 11                                   | 10           |                                     | 5,50        | 00 0                                             | 01 [                              |  |
| 00                      |                         | Ĩ                                     | T                         |                                  |             | الله        | <u> </u>                                |              |                                     | 00          |                                                  |                                   |  |
| 01                      |                         | I D                                   | 1                         |                                  | 0           |             | 1                                       |              |                                     | 10          |                                                  | ノー                                |  |
| - 11                    | D                       |                                       |                           |                                  | - 10        |             | 1                                       |              |                                     | 11          |                                                  |                                   |  |
| 10                      | 1                       |                                       |                           |                                  | 11          | 0 1         | 1 1/                                    |              |                                     | 10          | TI.                                              | Ţ                                 |  |
| A: Si <sup>2</sup> 53 + | Si <sup>2</sup> S≥2 + S | iðsi <sup>2</sup> 52 <sup>2</sup> 4 S | ,5 ,7 S <sub>2</sub> + S1 | 5,52                             | B = 5       | `Sı` + SıSı | + 5, 56 + 5,                            | \$3          |                                     | c= S,*S,*,  | + Si <sup>2</sup> S <sub>2</sub> +S <sub>9</sub> | <sub>1</sub> S2 <sup>3</sup> +515 |  |
| For D:                  |                         |                                       |                           | for E:                           |             |             |                                         |              | for F:                              |             |                                                  |                                   |  |
| 5,50                    | 00 0                    | <del></del>                           | 10                        |                                  | 5,5,        |             | 01 11                                   | 10           |                                     | 5,50        | 4                                                | 01 1                              |  |
| 00                      | 1                       | _                                     | <del>)</del>              |                                  | 0           | _           | 1)                                      | 15           |                                     | 00          |                                                  | +                                 |  |
|                         |                         | + +                                   | <u> </u>                  |                                  |             |             | _                                       | 10           |                                     |             |                                                  | +                                 |  |
| -11                     |                         | 1                                     | -                         |                                  | - 11        | _           | -                                       |              |                                     | - 11        | _                                                | 4                                 |  |
| 10                      | 141                     |                                       | 1 ]                       |                                  | _ 10        | ) 1         |                                         | l            |                                     | _10         |                                                  | リ                                 |  |
|                         | For G                   |                                       | + 51353 525               | + 5053'5                         | E = 51      | S25+ S655;  | \$ + S1 <sup>3</sup> S0 <sup>3</sup> \$ | 53" +5,"5, 5 | 3 + S <sub>1</sub> S <sub>6</sub> S | 3 F = 51    | 's}' + s}'S2                                     | + 53 <sup>5</sup> 1               |  |
| 5,5,5                   | 100                     |                                       |                           |                                  |             |             |                                         |              |                                     |             |                                                  |                                   |  |
|                         |                         | 01 11                                 | 10                        |                                  |             |             |                                         |              |                                     |             |                                                  |                                   |  |
| 00                      |                         | ')                                    | AL                        | 10                               | 03.00       |             | . c.c.5                                 | 35.20        |                                     |             |                                                  |                                   |  |
| 01                      | <del></del>             | <i>y</i>                              | 0                         | (s) = S                          | 3527+5.5    | 3+2/20      | +2125 +21                               | -3 75        |                                     |             |                                                  | 1-                                |  |
| 1.1                     | 1                       | 1                                     | 1                         |                                  |             |             |                                         |              |                                     |             | C                                                |                                   |  |
| 10                      | <del></del>             | 1 1                                   | (1)                       |                                  |             |             |                                         |              |                                     |             |                                                  |                                   |  |







```
architecture Behavioral of majority is
   output A <= (not m input(1) and m input(3)) or
                (not m_input(θ) and not m_input(3) and not m_input(2)) or
               (m_input(1) and not m_input(0) and m_input(2)) or
               (m_input(1) and m_input(0) and not m_input(2));
   output_B <= (not m_input(0) and not m_input(2)) or
               (m_input(3) and m_input(2)) or
               (m_input(1) and not m_input(0)) or
               (m_input(1) and m_input(3));
   output_C <= (not m_input(1) and not m_input(0)) or
               (not m_input(0) and m_input(2)) or
               (m input(3) and not m input(2)) or
               (m_input(1) and m_input(3)) or
               (not m_input(1) and not m_input(3) and m_input(2));
   output_D <= (not m_input(0) and not m_input(2)) or
               (not m_input(θ) and m_input(3)) or
               (m_input(1) and not m_input(3)) or
               (m_input(1) and m_input(2)) or
               (not m_input(1) and m_input(3) and not m_input(2)) or
               (m input(0) and not m input(3) and m input(2));
   output_E <= (not m_input(1) and not m_input(2)) or
               (not m_input(0) and not m_input(2)) or
               (not m_input(1) and not m_input(0) and not m_input(3)) or
               (not m input(1) and m input(0) and m input(3)) or
               (m_input(1) and m_input(0) and not m_input(3));
   output F <= (not m input(1) and not m input(3)) or
                (not m_input(3) and m_input(2)) or
               (m_input(3) and not m_input(2)) or
               (not m_{input}(1) and m_{input}(0)) or
               (m input(0) and not m input(3));
   output_G <= (m_input(3) and not m_input(2)) or
               (m_input(0) and m_input(3)) or
               (m_input(1) and not m_input(0)) or
               (m_input(1) and not m_input(2)) or
                (not m_input(1) and not m_input(3) and m_input(2));
end Behavioral;
```

The screenshots included above provide a comprehensive visual representation of the pre-lab solutions, which were essential for successfully completing the lab. These solutions include the derivation of minimized logical expressions for each of the seven outputs (A through G) of the 7-segment display. The minimized equations were obtained through Karnaugh Maps (K-Maps) and were tailored to the inverted orientation of the 7-segment display, as specified in the lab manual. This approach ensured the output was accurate when displayed on the Zybo Z7 board, considering the unique lab setup.

Additionally, circuit schematic diagrams were created using the minimized logical expressions. These schematics employed AND-OR-NOT. The diagrams served as a crucial

reference for both the in-lab implementation and the VHDL coding process.

The VHDL implementation for the 7-segment decoder was also part of the pre-lab work. Using logical operators such as AND, OR, and NOT, the VHDL solutions were written and verified for correctness. These solutions were cross-checked against the truth table and simulation results to ensure they met the expected functionality. Overall, the pre-lab solutions provided a solid foundation for the subsequent lab tasks.

#### **ABSTRACT**

This lab involved designing and implementing a 7-segment LED decoder and a binary up counter on the Zybo Z7 FPGA board. The design translated binary inputs (SW0-SW3) into hexadecimal values displayed on a 7-segment LED. A counter was then implemented to increment values every second up to the last two digits of the student ID. Verification was achieved through simulations and demonstrations of the design.

#### INTRODUCTION

This experiment aimed to familiarize students with digital circuit design and FPGA implementation using VHDL. The task was divided into three main parts:

- 1. Designing a 7-segment decoder for hexadecimal display using minimized logic expressions.
- 2. Implementing the design with VHDL, simulating, and testing on hardware.
- 3. Developing an up-counter using VHDL that displayed values from 0 to the last two digits of the student ID.

The lab demonstrated practical applications of digital logic, including combinational circuits and synchronous counters, using modern tools and techniques.

#### **DESIGN SECTION**

#### Part 1: 7-Segment Decoder Design

**Fig. 3.1:** VHDL Code for Part 1.

#### 1. Minimized Logical Expressions

Using Karnaugh maps (K-Maps), logical expressions for each segment (A through

G) were derived from the truth table provided. These minimized expressions were used to implement the decoder circuit.

#### 2. Circuit Schematic

A schematic for the 7-segment decoder was drawn using AND-OR-NOT logic gates (as seen in the pre-lab solution). This schematic provided a clear representation of the minimized logical expressions.

#### 3. VHDL Implementation

The decoder logic was implemented in VHDL using logical operators (AND, OR, NOT). A simulation test bench verified the functionality for inputs 0 to F.

# Part 2: VHDL Implementation of the Decoder

Fig. 3.2: VHDL Code for Part 2.

#### 1. Conditional Statements

The decoder design was re-implemented using VHDL if-else or case statements to simplify readability and maintenance.

#### 2. Simulation and Verification

- The simulation outputs were verified against expected results for each hexadecimal input (0-F).
- Results were plotted using waveform software to demonstrate the correctness of the design.

#### Part 3: Binary Counter Design

```
51 :
52 :
53 ©
54 :
55 :
56 © O
                                                   CLK_Gen: PROCESS (clk) --Process will generate Clocks used for up counting 1Hz and 7Segmant CC 128Hz
--SevenSeg_Count every (clk_divider_forOneHz) should increase. If SevenSeg_Count is equal to max_SevenSeg_Count it should go back to 0
                                                                 IF rising edge(clk) THEN
 IF (count < clk_divider_forOneHz) THEN --dividing internal clk by 2*clk_divider_forOneHz
                                                                                              count <= (OTHERS => '0');
                                                                              END IF;
                                                                           IF (count_seg < clk_divider_for7seg) THEN --dividing internal clk by 2°clk_divider_for7seg count_7seg <- count_7seg + 'l'; ELSE
                                                                                              count 7seg <= (OTHERS => '0'); --5ms has passed
                                                                                             clk_out_7seg <= NOT clk_out_7seg;
-- toggle 'clk_out_7seg' which will be assigned to 'CC' later in code
                                                   decimal_to_binary: PROCESS (SevenSeg_Count) --SevenSeg show is 8 bits, write a code to show 4 MSBs on the left 7segment and 4 LSBs on right 7segment
                                                                                      renSeg Count is an integer that needs to be converted to a vector format
                                                  SevenSeg_show(7 DOWNTO 4) <= STD_LOGIC_VECTOR(to_unsigned(SevenSeg_Count / 10, 4)); --first digit of the last 2-digits of student ID is assigned to SevenSeg_show(7 downto 4)
SevenSeg_show(3 DOWNTO 0) <= STD_LOGIC_VECTOR(to_unsigned(SevenSeg_Count REM 10, 4)); --second digit of the last 2-digits of student ID is assigned to SevenSeg_show(7 downto 4)
END PROCESS;
                                                  Decoder_8bitsto2SevenSegments : PROCESS (clk_out_7seg, SevenSeg_show)
                                                    --SevenSeg_show is 8 bits, write a code to show 4 MSBs on the left 7segment and 4 LSBs on right 7segment
--Hint: While clk out 7seg is '1' you are displaying 4 digits on one segment and while it is '0' you are
BEGIN --Here students can call a component from part 2 of the lab or reuse their code
92 : 93 : 94 © O 95 : 96 © O 97 : 98 : O 99 : O 100 : O 101 : O 102 : C 104 : C
                                                                           (clk_out_Taseg = '0') THEM

-- First code to display the left digit

case SevenSeg_show(T DOSHITO 4) is

-- Output values are based on the truth table from the Lab Manual

when "0000" => out_Taseg(6) <= '1'; out_Taseg(6) <= '1'; out_Taseg(4) <= '1'; out_Taseg(3) <= '1'; out_Taseg(2) <= '1'; out_Taseg(1) <= '1'; out_Taseg(0) <= '0'; out_Taseg(0) <= '0'; out_Taseg(0) <= '0'; out_Taseg(0) <= '0'; out_Taseg(0) <= '1'; out_Taseg(0) <= '1'; out_Taseg(0) <= '0'; out_Taseg(0
                                                                IF (clk_out_7seg = '0') THEN
                         000000000000000000
 104
105
106
107
108
109
 110
111
112
113
114
                                                                                 end case:
 116
117
118 🖯
119
                                                                ELSE
                                                                                -- Prite code to display the right digit

-- Coase Sevenge, show(3 DOMINTO 0) is

-- Output values are based on the truth table from the Lab Manual

-- When "0000" >> out_7seg(6) <= '1'; out_7seg(5) <= '1'; out_7seg(4) <= '1'; out_7seg(3) <= '1'; out_7seg(2) <= '1'; out_7seg(1) <= '1'; out_7seg(0) <= '0'; -- 0

-- When "0001" >> out_7seg(6) <= '1'; out_7seg(5) <= '1'; out_7seg(4) <= '0'; out_7seg(3) <= '0'; out_7seg(2) <= '1'; out_7seg(1) <= '1'; out_7seg(0) <= '0'; -- 1

-- When "0011" >> out_7seg(6) <= '1'; out_7seg(5) <= '0'; out_7seg(4) <= '0'; out_7seg(3) <= '1'; out_7seg(2) <= '1'; out_7seg(1) <= '1'; out_7seg(0) <= '1'; out_7seg(0)
                        0
                                                                       case SevenSeg_show(3 DOWNTO 0) is
  125
  126
127
```

Fig. 3.3: VHDL Code for Part 3.

#### **Code Explanation**

The code controls a 7-segment display to show specific characters or digits based on a 4-bit input (SevenSeg\_show). It alternates between two digits, the left and right,

depending on the clock signal (clk\_out\_7seg).

When the clock is low, the left digit is displayed by mapping the 4-bit input to specific segment outputs (out\_7seg(6 downto 0)) using a case statement. Similarly, when the clock is high, the right digit is displayed following the same logic. Each 4-bit input corresponds to a character (0-9, A-F), as defined in a truth table.

A default case is included to turn off all segments when no valid input is provided. This design enables efficient control of two digits using a single set of signals.

#### 1. Counter Logic

An up-counter was designed to increment values from 0 to the last two digits of the student ID (e.g., 78). For demonstration, the count toggled between two 7-segment displays every second using the CC signal.

### 2. VHDL Implementation

The design utilized a clock divider to slow down the FPGA clock to 1 Hz and a process block to implement the counter logic.

# **EXPERIMENTAL PROCEDURE AND EQUIPMENTS**

# **EQUIPMENTS**

- Xilinx Zybo Z7 FPGA development board
- Vivado software

## **PROCEDURE**

- 1. We set up the circuit on the Zybo Z7 FPGA development board and ensured all connections were accurate according to the provided schematic.
- 2. Using the Vivado software, we wrote the VHDL code to implement the required functionality for the 7-segment display.
- 3. The code was compiled, synthesized, and uploaded to the FPGA board.
- 4. Next, we tested the circuit by providing various 4-bit inputs to verify that the correct characters or digits were displayed on the 7-segment display.
- 5. The clock signal was used to alternate between displaying the left and right digits, ensuring proper synchronization.
- 6. Any discrepancies in output were debugged by reviewing the truth table logic and verifying the VHDL code against the requirements.
- 7. Finally, the setup was observed and documented for analysis.

# **RESULTS**



Fig. 3.4: Photo of a logic window taken in the Waveform software for Part 1.



Fig. 3.5: Photo of a logic window taken in the Waveform software for Part 2.



Fig. 3.6: Photo of a logic window taken in the Waveform software for Part 3.

#### DISCUSSION

#### **Conclusions from Results**

The results from all parts of the experiment confirmed the successful implementation of the design. In Part 1, the 7-segment decoder simulation accurately displayed the expected hexadecimal outputs (0-F) for all input combinations, as validated by the waveform analysis. Part 2 demonstrated the effectiveness of using conditional statements in VHDL to simplify the design. The results matched those of Part 1, showing that the conditional implementation was both concise and functional. In Part 3, the binary counter correctly incremented through the required range, displaying the last two digits of the student ID on the 7-segment display, with waveforms confirming proper timing and operation.

#### **Uncertainties and Ambiguities**

Minor uncertainties could arise from potential timing mismatches due to clock synchronization or propagation delays, especially in Part 3 where accurate timing was crucial. Additionally, ambiguities may exist in interpreting waveform results if glitches or noise are present, which can complicate debugging and validation.

#### **Comparison to Expected Results**

The experimental results closely matched the expected outcomes. In Part 1, the truth table and waveforms aligned perfectly with the theoretical values. Part 2's implementation demonstrated equivalent outputs while offering a more streamlined coding approach. Part 3's counter operation also adhered to the expected behavior, displaying the correct sequence of digits. These outcomes validate both the design and the implementation process.

Overall, the experiment successfully demonstrated the practical application of VHDL in designing and testing digital systems, with all parts performing as intended.

#### CONCLUSION

This lab successfully demonstrated the principles of combinational and sequential logic design. The implementation of a 7-segment LED decoder using minimized logic and VHDL highlighted the importance of optimization. Developing an up-counter provided hands-on experience with synchronous design and hardware verification. These concepts are fundamental in digital system design and FPGA applications.

#### REFERENCES

1. *ECE 210 Lab Manual 3*, University of Alberta, 2024. [Online]. Available: eClass. [Accessed: Nov. 18, 2024].